Achronix ACE Version 5.0 Manuel d'utilisateur Page 99

  • Télécharger
  • Ajouter à mon manuel
  • Imprimer
  • Page
    / 389
  • Table des matières
  • MARQUE LIVRES
  • Noté. / 5. Basé sur avis des utilisateurs
Vue de la page 98
Editors Chapter 3. Concepts
Clock Enable
Priority
The Clock Enable Priority defines the priority of the outregce clock
enable input relative to the rstreg reset input during an assertion of the
rstreg signal on the read port output register. Setting this field to rstreg
allows the output register to be set/reset at the next active edge of the read
port clock without requiring a specific value on the outregce output
register clock enable input. Setting this field to regce requires that the
outregce output register clock enable input is high for the output register
set/reset operation to occur at the next active edge of the read port clock.
Memory Initialization File Path to initialization file whose data is ”Data Width” wide and ”Address
Depth” deep. The memory initialization file should be in hexadecimal.
87 http://www.achronix.com UG001 Rev. 5.0 - 5th December 2012
Vue de la page 98
1 2 ... 94 95 96 97 98 99 100 101 102 103 104 ... 388 389

Commentaires sur ces manuels

Pas de commentaire