Achronix Speedster22i DDR Manuel d'utilisateur Page 30

  • Télécharger
  • Ajouter à mon manuel
  • Imprimer
  • Page
    / 32
  • Table des matières
  • MARQUE LIVRES
  • Noté. / 5. Basé sur avis des utilisateurs
Vue de la page 29
Memory Interface Latency
Depending on the data rate and the mode (width) used, the write and read latency for the
DDR3 controller will vary. Table 4 below provides detailed clock cycle counts for write and
read latencies for each of these cases.
Mode Data-Rate
Write-Latency
(Clock Cycles)
Read-Latency
(Clock Cycles)
1X
Up to 1066 Mbps
6
8
2X
Up to 1600 Mbps
6
9
2X
From 1601 Mbps to 1866 Mbps
7
10
Wide-Bus
Up to 1600 Mbps
8
11
Wide-Bus
From 1601 Mbps to 1866 Mbps
9
12
Table-4: Latency Information for different memory controller modes
30 UG031, Nov 18, 2014
Vue de la page 29
1 2 ... 25 26 27 28 29 30 31 32

Commentaires sur ces manuels

Pas de commentaire